For all fuses "1" means unprogrammed while "0" means programmed.

Table 28-6. Extended Fuse Byte for ATmega328/328P

| Extended Fuse Byte | Bit No | Description                      | Default Value    |
|--------------------|--------|----------------------------------|------------------|
| -                  | 7      | -                                | 1                |
| -                  | 6      | .=:                              | 1                |
| =                  | 5      | -                                | 1                |
| -                  | 4      | -                                | 1                |
| _                  | 3      | 1_                               | 1                |
| BODLEVEL2(1)       | 2      | Brown-out Detector trigger level | 1 (unprogrammed) |
| BODLEVEL1(1)       | 1      | Brown-out Detector trigger level | 1 (unprogrammed) |
| BODLEVELO(1)       | 0      | Brown-out Detector trigger level | 1 (unprogrammed) |



Figure 11-5. Brown-out Reset During Operation



Table 29-12. BODLEVEL Fuse Coding(1)(2)

| BODLEVEL 2:0 Fuses | Min. V <sub>BOT</sub> | Typ V <sub>BOT</sub> | Max V <sub>BOT</sub> | Units |
|--------------------|-----------------------|----------------------|----------------------|-------|
| 111)               |                       | BOD Disa             | bled                 |       |
| 110                | 1.7                   | 1.8                  | 2.0                  |       |
| 101                | 2.5                   | 2.7                  | 2.9                  | V     |
| 100                | 4.1                   | 4.3                  | 4.5                  |       |
| 011                |                       |                      |                      |       |
| 010                |                       |                      |                      |       |
| 001                | Reserved              |                      |                      |       |
| 000                |                       |                      |                      |       |

Notes:

- $V_{\text{BOT}}$  may be below nominal minimum operating voltage for some devices. For devices where this is the case, the device is tested down to  $V_{\text{CC}} = V_{\text{BOT}}$  during the production test. This guarantees that a Brown-Out Reset will occur before  $V_{\text{CC}}$  drops to a voltage where correct operation of the microcontroller is no longer guaranteed. The test is performed using BODLEVEL = 110, 101 and 100.
- 2. V<sub>BOT</sub> tested at 25°C and 85°C in production

Table 28-8 Fuse High Byte for ATmega328/328P

| High Fuse Byte          | Bit No | Description                                                                                                                   | Default Value                        |
|-------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| RSTDISBL <sup>(1)</sup> | 7      | External Reset Disable                                                                                                        | 1 (Inprogrammed)                     |
| DWEN                    | 6      | debugWIRE Enable                                                                                                              | 1)unprogrammed)                      |
| SPIEN <sup>(2)</sup>    | 5      | Enable Serial Program and<br>Data Downloading                                                                                 | programmed, SPI programming enabled) |
| WDTON <sup>(3)</sup>    | 4      | Watchdog Timer Always On                                                                                                      | (unprogrammed) 1                     |
| EESAVE                  | 3      | EEPROM memory is preserved through the Chip Erase                                                                             | Xunprogrammed), EEPROI not reserved  |
| BOOTSZ1                 | 2      | Select Boot Size<br>(see<br>Table 27-7 on page 275,<br>Table 27-10 on page 276 and                                            | ₩programmed) <sup>(4)</sup>          |
|                         |        | Table 27-13 on page 277 for details)                                                                                          |                                      |
| BOOTSZ0                 | 1      | Select Boot Size<br>(see<br>Table 27-7 on page 275,<br>Table 27-10 on page 276 and<br>Table 27-13 on page 277<br>for details) | (programmed) <sup>(4)</sup>          |
| BOOTRST                 | 0      | Select Reset Vector                                                                                                           | 1 (unprogrammed)                     |



- Notes: 1. See "Alternate Functions of Port C" on page 85 for description of RSTDISBL Fuse.
  - The SPIEN Fuse is not accessible in serial programming mode.
  - 3. See "WDTCSR Watchdog Timer Control Register" on page 54 for details.
  - 4. The default value of BOOTSZ[1:0] results in maximum Boot Size. See "Pin Name Mapping" on page 286.



Table 27-7. Boot Size Configuration, ATmega88A/88PA

| BOOTSZ1 | BOOTSZ0 | Boot<br>Size | Pages | Application<br>Flash<br>Section | Boot<br>Loader<br>Flash<br>Section | End<br>Application<br>Section | Boot Reset Address (Start Boot Loader Section) |
|---------|---------|--------------|-------|---------------------------------|------------------------------------|-------------------------------|------------------------------------------------|
| 1       | 1       | 128 words    | 4     | 0x000 - 0xF7F                   | 0xF80 - 0xFFF                      | 0xF7F                         | 0xF80                                          |
| 1       | 0       | 256 words    | 8     | 0x000 - 0xEFF                   | 0xF00 - 0xFFF                      | 0xEFF                         | 0xF00                                          |
| 0       | 11cB &  | 512 words    | 16    | 0x000 - 0xDFF                   | 0xE00 - 0xFFF                      | 0xDFF                         | 0xE00                                          |
| 0       | 0       | 1024 words   | 32    | 0x000 - 0xBFF                   | 0xC00 - 0xFFF                      | 0xBFF                         | 0xC00                                          |

Note: The different BOOTSZ Fuse configurations are shown in Figure 27-2 on page 266.

211B wind = 2 Byte

Table 28-9. Fuse Low Byte

| Low Fuse Byte | Bit No | Description          | Default Value                   |   |
|---------------|--------|----------------------|---------------------------------|---|
| CKDIV8(4)     | 7      | Divide clock by 8    | *(programmed)                   |   |
| CKOUT(3)      | 6      | Clock output         | 1 (unprogrammed)                | 1 |
| SUT1          | 5      | Select start-up time | 1 (unprogrammed) <sup>(1)</sup> | Ī |
| SUT0          | 4      | Select start-up time | 0 (programmed)(1)               | C |
| CKSEL3        | 3      | Select Clock source  | 0 (programmed) <sup>(2)</sup>   | 0 |
| CKSEL2        | 2      | Select Clock source  | 0 (programmed) <sup>(2)</sup>   | e |
| CKSEL1        | 1      | Select Clock source  | 1 (unprogrammed)(2)             | 1 |
| -CKSEL0       | 0      | Select Clock source  | 0 (programmed) <sup>(2)</sup>   | 0 |



Note:

- The default value of SUT1...0 results in maximum start-up time for the default clock source. See Table 9-12 on page 34 for details.
- The default setting of CKSEL3...0 results in internal RC Oscillator @ 8MHz. See Table 9-11 on page 34 for details
- The CKOUT Fuse allows the system clock to be output on PORTB0. See "Clock Output Buffer" on page 36 for details.
- 4. See "System Clock Prescaler" on page 36 for details.

The status of the Fuse bits is not affected by Chip Erase. Note that the Fuse bits are locked if Lock bit1 (LB1) is programmed. Program the Fuse bits before programming the Lock bits.



Table 9-1. Device Clocking Options Select (1)

| Device Clocking Option            | CKSEL30             |
|-----------------------------------|---------------------|
| Low Power Crystal Oscillator      | < 16 -> 1111 - 1000 |
| Full Swing Crystal Oscillator     | 20 -> 0111 - 0110   |
| Low Frequency Crystal Oscillator  | 128 K 0101 - 0100   |
| Internal 128kHz RC Oscillator     | 1 2gk 0011          |
| Calibrated Internal RC Oscillator | 8 MM 2 0010         |
| External Clock                    | 0000                |
| Reserved                          | 0001                |

Note: 1. For all fuses "1" means unprogrammed while "0" means programmed.

# 4.4MHZ ~ 16MHZ

Table 9-3. Low Power Crystal Oscillator Operating Modes (3)

| Frequency Range<br>(MHz) | Recommended Range for<br>Capacitors C1 and C2 (pF) | CKSEL31(1) |
|--------------------------|----------------------------------------------------|------------|
| 0.4 - 0.9                | <del>⊼</del> i                                     | 100(2)     |
| 0.9 - 3.0                | 12 - 22                                            | 101        |
| 3.0 - 8.0                | 12 - 22                                            | 110        |
| 8.0 (16.0)               | 12 - <b>(2) ) F</b>                                | (111       |

Notes: 1. This is the recommended CKSEL settings for the difference frequency ranges.

- 2. This option should not be used with crystals, only with ceramic resonators.
- If the crystal frequency exceeds the specification of the device (depends on V<sub>CC</sub>), the CKDIV8 Fuse can be
  programmed in order to divide the internal frequency by 8. It must be ensured that the resulting divided clock
  meets the frequency specification of the device.

The CKSEL0 Fuse together with the SUT1...0 Fuses select the start-up times as shown in Table 9-4.



Table 9-4. Start-up Times for the Low Power Crystal Oscillator Clock Selection

| Oscillator Source / Power Conditions    | Start-up Time from<br>Power-down and<br>Power-save | Additional Delay<br>from Reset<br>$(V_{CC} = 5.0V)$ | CKSEL0 | SUT10 |
|-----------------------------------------|----------------------------------------------------|-----------------------------------------------------|--------|-------|
| Ceramic resonator, fast rising power    | 258 CK                                             | 14CK + 4.1ms <sup>(1)</sup>                         | 0      | 00    |
| Ceramic resonator, slowly rising power  | 258 CK                                             | 14CK + 65ms <sup>(1)</sup>                          | 0      | 01    |
| Ceramic resonator, BOD enabled          | 1K CK                                              | 14CK <sup>(2)</sup>                                 | 0      | 10    |
| Ceramic resonator, fast rising power    | 1K CK                                              | 14CK + 4.1ms <sup>(2)</sup>                         | 0      | 11    |
| Ceramic resonator, slowly rising power  | 1K CK                                              | 14CK + 65ms <sup>(2)</sup>                          | 1      | 00    |
| Crystal Oscillator, BOD enabled         | 16K CK                                             | 14CK                                                | 1      | 01    |
| Crystal Oscillator, fast rising power   | 16K CK                                             | 14CK + 4.1ms                                        | 1      | 10    |
| Crystal Oscillator, slowly rising power | 16K CK                                             | 14CK + 65ms                                         | 1      | 11    |

These options should only be used when not operating close to the maximum frequency of the device, and
only if frequency stability at start-up is not important for the application. These options are not suitable for
crystals.

These options are intended for use with ceramic resonators and will ensure frequency stability at start-up. They can also be used with crystals when not operating close to the maximum frequency of the device, and if frequency stability at start-up is not important for the application.

Table 9-5. Full Swing Crystal Oscillator operating modes

| Frequency Range <sup>(1)</sup><br>(MHz) | Recommended Range for<br>Capacitors C1 and C2 (pF) | CKSEL31 |
|-----------------------------------------|----------------------------------------------------|---------|
| 0.4 - 20                                | 12 - 22                                            | 011     |

Notes:

If the cryatal frequency exceeds the specification of the device (depends on V<sub>CC</sub>), the CKDIV8 Fuse can be programmed in order to divide the internal frequency by 8. It must be ensured that the resulting divided clock meets the frequency specification of the device.

Figure 9-3. Crystal Oscillator Connections



Table 9-6. Start-up Times for the Full Swing Crystal Oscillator Clock Selection

| Oscillator Source / Power Conditions    | Start-up Time from<br>Power-down and<br>Power-save | Additional Delay<br>from Reset<br>(V <sub>CC</sub> = 5.0V) | CKSEL0 | SUT10 |
|-----------------------------------------|----------------------------------------------------|------------------------------------------------------------|--------|-------|
| Ceramic resonator, fast rising power    | 258 CK                                             | 14CK + 4.1ms <sup>(1)</sup>                                | 0      | 00    |
| Ceramic resonator, slowly rising power  | 258 CK                                             | 14CK + 65ms <sup>(1)</sup>                                 | 0      | 01    |
| Ceramic resonator, BOD enabled          | 1K CK                                              | 14CK <sup>(2)</sup>                                        | 0      | 10    |
| Ceramic resonator, fast rising power    | 1K CK                                              | 14CK + 4.1ms <sup>(2)</sup>                                | 0      | 11    |
| Ceramic resonator, slowly rising power  | 1K CK                                              | 14CK + 65ms <sup>(2)</sup>                                 | 1      | 00    |
| Crystal Oscillator, BOD enabled         | 16K CK                                             | 14CK                                                       | 1      | 01    |
| Crystal Oscillator, fast rising power   | 16K CK                                             | 14CK + 4.1ms                                               | 1      | 10    |
| Crystal Oscillator, slowly rising power | 16K CK                                             | 14CK + 65ms                                                | 1      | 11    |

Notes:

- These options should only be used when not operating close to the maximum frequency of the device, and only if frequency stability at start-up is not important for the application. These options are not suitable for crystals.
- These options are intended for use with ceramic resonators and will ensure frequency stability at start-up. They can also be used with crystals when not operating close to the maximum frequency of the device, and if frequency stability at start-up is not important for the application.

## 9.5 Low Frequency Crystal Oscillator



The Low-frequency Crystal Oscillator must be selected by setting the CKSEL Fuses to "0110" or "0111", as shown in Table 9-10 on page 33. Start-up times are determined by the SUT Fuses as shown in Table 9-9.

Table 9-9. Start-up Times for the Low-frequency Crystal Oscillator Clock Selection

| SUT10 | Additional Delay from Reset (V <sub>CC</sub> = 5.0V) | Recommended Usage                |
|-------|------------------------------------------------------|----------------------------------|
| 00    | 4 CK                                                 | Fast rising power or BOD enabled |
| 01    | 4 CK + 4.1ms                                         | Slowly rising power              |
| 10    | 4 CK + 65ms                                          | Stable frequency at start-up     |
| 11    | Rese                                                 | rved                             |

Table 9-10. Start-up Times for the Low-frequency Crystal Oscillator Clock Selection

| CKSEL3              | Start-up Time from<br>Power-down and Power-save | Recommended Usage            |  |
|---------------------|-------------------------------------------------|------------------------------|--|
| 0100 <sup>(1)</sup> | 1K CK                                           |                              |  |
| 0101                | 32K CK                                          | Stable frequency at start-up |  |

#### 9.7 128kHz Internal Oscillator

The 128kHz internal Oscillator is a low power Oscillator providing a clock of 128kHz. The frequency is nominal at 3V and 25°C. This clock may be select as the system clock by programming the CKSEL Fuses to "11" as shown in Table 9-13.

Table 9-13. 128kHz Internal Oscillator Operating Modes

| Nominal Frequency <sup>(1)</sup> | CKSEL30 |
|----------------------------------|---------|
| 128kHz                           | 0011    |

Note: 1. Note that the 128kHz oscillator is a very low power clock source, and is not designed for high accuracy.

Table 9-14. Start-up Times for the 128kHz Internal Oscillator

| Power Conditions                     | Start-up Time from Power-<br>down and Power-save |                     |    |  |
|--------------------------------------|--------------------------------------------------|---------------------|----|--|
| BOD enabled                          | 6 CK                                             | 14CK <sup>(1)</sup> | 00 |  |
| Fast rising power                    | 6 CK                                             | 6 CK 14CK + 4ms     |    |  |
| Slowly rising power 6 CK 14CK + 64ms |                                                  |                     |    |  |
| Reserved                             |                                                  |                     |    |  |

 If the RSTDISBL fuse is programmed, this start-up time will be increased to 14CK + 4.1ms to ensure programming mode can be entered.

## 9.6 Calibrated Internal RC Oscillator



Table 9-11. Internal Calibrated RC Oscillator Operating Modes

| Frequency Range <sup>(2)</sup> (MHz) | CKSEL30             |
|--------------------------------------|---------------------|
| 7.3 - 8.1                            | 0010 <sup>(1)</sup> |

Notes: 1. The device is shipped with this option selected.

 If 8MHz frequency exceeds the specification of the device (depends on V<sub>CC</sub>), the CKDIV8 Fuse can be programmed in order to divide the internal frequency by 8.

When this Oscillator is selected, start-up times are determined by the SUT Fuses as shown in Table 9-12.

Table 9-12. Start-up times for the internal calibrated RC Oscillator clock selection

| Power Conditions                                    | Start-up Time from Power-<br>down and Power-save | Additional Delay from Reset ( $V_{cc} = 5.0V$ ) | SUT10 |  |
|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|-------|--|
| BOD enabled                                         | 6 CK                                             | 14CK <sup>(1)</sup>                             | 00    |  |
| Fast rising power                                   | 6 CK                                             | 14CK + 4.1ms                                    | 01    |  |
| Slowly rising power 6 CK 14CK + 65ms <sup>(2)</sup> |                                                  |                                                 |       |  |
| Reserved                                            |                                                  |                                                 |       |  |

Note: 1. If the RSTDISBL fuse is programmed, this start-up time will be increased to 14CK + 4.1ms to ensure programming mode can be entered.

2. The device is shipped with this option selected.

### 9.8 External Clock

Table 9-15. Crystal Oscillator Clock Frequency

| Frequency | CKSEL30 |
|-----------|---------|
| 0 - 20MHz | 0000    |

Figure 9-4. External Clock Drive Configuration



Table 9-16. Start-up Times for the External Clock Selection

| Power Conditions                     | Start-up Time from Power-<br>down and Power-save | SUT10        |    |  |
|--------------------------------------|--------------------------------------------------|--------------|----|--|
| BOD enabled                          | 6 CK                                             | 14CK         | 00 |  |
| Fast rising power                    | 6 CK                                             | 14CK + 4.1ms | 01 |  |
| Slowly rising power 6 CK 14CK + 65ms |                                                  |              |    |  |
| Reserved                             |                                                  |              |    |  |

When applying an external clock, it is required to avoid sudden changes in the applied clock frequency to ensure stable operation of the MCU. A variation in frequency of more than 2% from one clock cycle to the next can lead to unpredictable behavior. If changes of more than 2% is required, ensure that the MCU is kept in Reset during the changes.

| hardWare               | softWare | Delay 1'S   |
|------------------------|----------|-------------|
| 8'MHz                  | 8'MHz    | Isec        |
| $\frac{8}{8} = 1$ 'MHz | 8'MHz    | 1x8 = & Sec |
| 1×8≠ 8'MHz             | 1'MHz    | 1 = 12 Sm S |

Table 28-1. Lock Bit Byte(1)

| Lock Bit Byte             | Bit No | Description   | Default Value    |   |
|---------------------------|--------|---------------|------------------|---|
|                           | 7      | (see          | 1 (unprogrammed) | 1 |
| ~                         | 6      | -             | 1 (unprogrammed) | 1 |
| BLB12 <sup>(2)</sup> B009 | 5      | Boot Lock bit | 1 (unprogrammed) | 1 |
| BLB11 <sup>(2)</sup>      | 4      | Boot Lock bit | 1 (unprogrammed) | i |
| BLB02 <sup>(2)</sup>      | 3      | Boot Lock bit | 1 (unprogrammed) | 1 |
| BLB01 <sup>(2)</sup>      | 2      | Boot Lock bit | 1 (unprogrammed) | i |
| LB2                       | 1      | Lock bit      | 1 (unprogrammed) | 1 |
| LB1                       | 0      | Lock bit      | 1 (unprogrammed) | 1 |

Notes:

- "1" means unprogrammed, "0" means programmed.
- Only on ATmega88A/88PA/168A/168PA/328/328P.

Lock Bit Protection Modes(1)(2) Table 28-2.

| Memo    | ory Lock Bit | s   | Protection Type                                                                                                                                                                                                            |
|---------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LE Mode | 1.82         | LBV |                                                                                                                                                                                                                            |
| 1       | 1            | 1   | No memory lock features enabled.                                                                                                                                                                                           |
| 2       | 1            | 0   | Further programming of the Flash and EEPROM is disabled in Parallel and Serial Programming mode. The Fuse bits are locked in both Serial and Parallel Programming mode. (1)                                                |
| 3       | 0            | 0   | Further programming and verification of the Flash and EEPROM is disabled in Parallel and Serial Programming mode. The Boot Lock bits and Fuse bits are locked in both Serial and Parallel Programming mode. <sup>(1)</sup> |

Notes:

- Program the Fuse bits and Boot Lock bits before programming the LB1 and LB2.
- "1" means unprogrammed, "0" means programmed

Lock Bit Protection Modes<sup>(1)(2)</sup>. Only ATmega88A/88PA/168A/168PA/328/328P. Table 28-3.

| BLB0 Mode | BLB02 | BLB01 |                                                                                                                                                                                                                                                                                               |
|-----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | 1     | 1     | No restrictions for SPM or LPM accessing the Application section.                                                                                                                                                                                                                             |
| 2         | 1     | 0     | SPM is not allowed to write to the Application section.                                                                                                                                                                                                                                       |
| 3         | 0     | 0     | SPM is not allowed to write to the Application section, and LPM executing from the Boot Loader section is not allowed to read from the Application section. If Interrupt Vectors are placed in the Boot Loader section, interrupts are disabled while executing from the Application section. |
| 4         | 0     | 1     | LPM executing from the Boot Loader section is not allowed to read from the Application section. If Interrupt Vectors are placed in the Boot Loader section, interrupts are disabled while executing from the Application section.                                                             |

SPM; Store fragram neurons
Lipm; Land program neurons

1328/328P.

Sign -> write

the Application

Lipm -> 12ed

16B=0XFF

| BLB1 Mode | BLB12 | BLB11 |                                                                                                                                                                                                                                                                                                      |
|-----------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | 1     | 1     | No restrictions for SPM or LPM accessing the Boot Loader section.                                                                                                                                                                                                                                    |
| 2         | 1     | 0     | SPM is not allowed to write to the Boot Loader section.                                                                                                                                                                                                                                              |
| 3         | 0     | 0     | SPM is not allowed to write to the <u>Boot Loader</u> section, and LPM executing from the Application section is not allowed to read from the Boot Loader section. If Interrupt Vectors are placed in the Application section, interrupts are disabled while executing from the Boot Loader section. |
| 4         | 0     | 1     | LPM executing from the Application section is not allowed to read from the Boot Loader section. If Interrupt Vectors are placed in the Application section, interrupts are disabled while executing from the Boot Loader section.                                                                    |

Notes: 1. Program the Fuse bits and Boot Lock bits before programming the LB1 and LB2.

2. "1" means unprogrammed, "0" means programmed



